Arria® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683213
Date 10/18/2023
Public
Document Table of Contents

4.2.3. PLL Migration Guidelines

If you plan to migrate your design between Arria® V GX A5, A7, B1, B3, B5, and B7 devices, and Arria® V GT C7, D3, and D7 devices, and your design requires a PLL to drive the HSSI and clock network (GCLK or RCLK), use the PLLs on the left and right side of the device.

Table 32.  Location of PLLs for PLL Migration
Variant Member Code PLL Location
Left Side Right Side
Arria® V GX A5, A7 FRACTIONALPLL_X0_Y14, FRACTIONALPLL_X0_Y23 FRACTIONALPLL_X132_Y14, FRACTIONALPLL_X132_Y23
B1, B3 FRACTIONALPLL_X0_Y18, FRACTIONALPLL_X0_Y27 FRACTIONALPLL_X169_Y18, FRACTIONALPLL_X169_Y27
B5, B7 FRACTIONALPLL_X0_Y10, FRACTIONALPLL_X0_Y19 FRACTIONALPLL_X183_Y10, FRACTIONALPLL_X183_Y19
Arria® V GT C7 FRACTIONALPLL_X0_Y14, FRACTIONALPLL_X0_Y23 FRACTIONALPLL_X132_Y14, FRACTIONALPLL_X132_Y23
D3 FRACTIONALPLL_X0_Y18, FRACTIONALPLL_X0_Y27 FRACTIONALPLL_X169_Y18, FRACTIONALPLL_X169_Y27
D7 FRACTIONALPLL_X0_Y10, FRACTIONALPLL_X0_Y19 FRACTIONALPLL_X183_Y10, FRACTIONALPLL_X183_Y19