Quartus® Prime Pro Edition User Guide: Design Constraints
Visible to Intel only — GUID: mwh1410470994482
Ixiasoft
Visible to Intel only — GUID: mwh1410470994482
Ixiasoft
1.1.2.6. Adjust Constraints with the Chip Planner
With the Chip Planner you can adjust existing assignments to device resources, such as pins, logic cells, and LABs in a graphical representation of the device floorplan. You can also view equations and routing information and demote assignments by dragging and dropping to Logic Lock regions in the Logic Lock Regions Window.