Visible to Intel only — GUID: jbv1602191452229
Ixiasoft
2.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
2.1.2.2. Specify NoC Constraints in NoC Assignment Editor
2.1.2.3. Specify I/O Constraints in Pin Planner
2.1.2.4. Plan Interface Constraints in Interface Planner and Tile Interface Planner
2.1.2.5. Adjust Constraints with the Chip Planner
2.1.2.6. Constraining Designs with the Design Partition Planner
Visible to Intel only — GUID: jbv1602191452229
Ixiasoft
3.2.2.1. Step 1: Instantiate IP and Run Design Analysis
Tile Interface Planner requires an Intel® Quartus® Prime project that includes component IP targeting the Intel Agilex® 7 FPGA with F-tile.
After instantiating the component IP in a top-level project design file (for example, top.v), you run the Design Analysis compilation stage to elaborate the design RTL to extract component IP and target device information. Upon launch, Tile Interface Planner initializes and displays this component IP information in the Design Tree view.
Follow these steps to instantiate IP and run Design Analysis:
- Open or create an Intel® Quartus® Prime project that includes component IP targeting F-tile:
- Create a new project, add design files, and specify the target Intel Agilex® 7 FPGA by clicking File > New Project Wizard.
Or
- Parameterize and instantiate component IP with IP Catalog (View > IP Catalog) or Platform Designer (Tools > Platform Designer ).
- Create a new project, add design files, and specify the target Intel Agilex® 7 FPGA by clicking File > New Project Wizard.
- To run the Design Analysis stage of the Compiler, double-click Design Analysis on the Compilation Dashboard (Processing > Compilation Dashboard).
Figure 32. Design Analysis Stage in Compilation Dashboard
- Initialize Tile Interface Planner, as Step 2: Initialize Tile Interface Planner describes.