Visible to Intel only — GUID: mcn1448379540376
Ixiasoft
Introduction to MIPI D-PHY
Overview on MIPI Operation
Functional Description: FPGA Receiving Interface and FPGA Transmitting Interface
I/O Standards for MIPI D-PHY Implementation
MIPI D-PHY Specifications
FPGA I/O Standard Specifications
IBIS Simulation
PCB Design Guidelines
Conclusion
Document Revision History for AN 754: MIPI D-PHY Solution with Passive Resistor Networks in Intel® Low-Cost FPGAs
Visible to Intel only — GUID: mcn1448379540376
Ixiasoft
I/O Standards for MIPI D-PHY Implementation
Device | FPGA I/O Buffer Mode | Signaling Mode | I/O Standard | I/O Voltage Supply (V) | |
---|---|---|---|---|---|
Input | Output | ||||
Cyclone® IV , Cyclone® V, Intel® Cyclone® 10 LP, Intel® MAX® 10 | RX | High-speed | LVDS 1 | 2.5 2 | — |
Low-power | HSTL-12 1, 1.2 V LVCMOS | 2.5 2, 1.2 | — | ||
TX | High-speed | Differential HSTL-18 3 | — | 1.8 | |
Low-power | 1.8 V LVCMOS 3, 2.5 V LVCMOS | — | 1.8, 2.5 |
1 The LVDS can co-exist in the same I/O bank as HSTL-12 when the FPGA is configured as input buffer in Cyclone® V devices.
2 Input buffer for LVDS and HSTL-12 I/O standards are powered by VCCPD in Cyclone® V devices.
3 The Differential HSTL-18 can co-exist in the same I/O bank as 1.8 V LVCMOS when the FPGA is configured as output buffer in Cyclone® IV, Cyclone® V, Intel® Cyclone® 10 LP, and Intel® MAX® 10 devices.