Visible to Intel only — GUID: mcn1448375425659
Ixiasoft
Visible to Intel only — GUID: mcn1448375425659
Ixiasoft
Functional Description: FPGA Receiving Interface and FPGA Transmitting Interface
MIPI D-PHY IP incorporated in the FPGA is able to receive and transmit serial data which consists of one clock and one or more data lanes. The data lanes can switch between the high-speed and low-power signaling through a passive resistor network in unidirectional mode as shown in the following figures. This may be a spate IP block or integrated into the MIPI CSI-2 protocol controllers depending on the IP source or third-party IP partner. The lane control and interface logic are essential to the D-PHY functionality that needs to be built inside the FPGA logic.
This figure shows high-speed and low-power modes in a single lane and common resistor configuration.
When the interface is in high-speed mode, the MIPI D-PHY RX device presents a 100 Ω differential termination. When the common-mode of the lines indicates that the interface is in low-power mode, the 100 Ω termination is switched to high Z.