Visible to Intel only — GUID: tex1689227110622
Ixiasoft
2.3.1. Receiver PPI Signals
2.3.2. Avalon® Memory-Mapped Interface Control Interface Signals
2.3.3. Receiver AXI4-Stream Output Video Interface Signals
2.3.4. Receiver AXI4-Stream Output Passthrough Interface
2.3.5. Transmitter PPI Signals
2.3.6. Transmitter AXI4-Stream Input Video Interface Signals
2.3.7. Transmitter AXI4-Stream Input Passthrough Interface
Visible to Intel only — GUID: tex1689227110622
Ixiasoft
4.3. MIPI CSI-2 Intel® FPGA IP Systems Integration and Implementation
You must calculate the IP clock frequencies to ensure that the IP configuration is suitable to implement in hardware. You must assess the combination of clock rates, MIPI lane count, MIPI line rate, MIPI data type and AXI-S pixels-in-parallel to design a practical system.