MIPI CSI-2 Intel® FPGA IP User Guide

ID 813926
Date 10/07/2024
Public
Document Table of Contents

2.2. MIPI CSI-2 Intel® FPGA IP Resets

Table 7.  MIPI CSI-2 Intel® FPGA IP Resets
Reset Associated Clock Domain Description
axi4s_rst axi4s_clk Asserting this reset triggers a reset to all the blocks in axi4s_clk clock domain.
rx_srst_n_ck rx_word_clk_hs_ck This signal is part of receiver PPI output signals, which should be connected to MIPI D-PHY Intel® FPGA IP.
rx_srst_n_d<lane> rx_word_clk_hs_d<lane> This signal is part of receiver PPI output signals, which should be connected to MIPI D-PHY Intel® FPGA IP.
tx_srst_n_ck tx_word_clk_hs_ck This signal is part of transmitter PPI input signals, which should be connected to MIPI D-PHY Intel® FPGA IP.
tx_srst_n_d<lane> tx_word_clk_hs_d<lane> This signal is part of transmitter PPI input signals, which should be connected to MIPI D-PHY Intel® FPGA IP.