Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs

ID 813901
Date 11/04/2024
Public
Document Table of Contents

2.4.2. Parity Bit

The following describes the parity bit support for M20K blocks:
  • 8 parity bits are generated through the ECC encoder based on 32-bit input data width, resulting in up to a total of 40 bits of data width.
  • You can inject and flip the parity bits by using the ECC parity flip feature.