Embedded Memory User Guide: Agilex™ 5 FPGAs and SoCs

ID 813901
Date 11/04/2024
Public
Document Table of Contents

5. Agilex™ 5 Embedded Memory Debugging

Use the following guideline to help you troubleshoot common errors or issues when designing with Agilex™ 5 embedded memory.

  1. Ensure that your design does not contain any timing violation after compilation.
  2. Ensure that your design meets the recommended power specification.
  3. Debug your design using Signal Tap Logic Analyzer in the Quartus® Prime software to monitor the result of your design for random or systematic errors.
  4. Debug your design using In-System Sources and Probes in the Quartus® Prime software to control the input and monitor the result of your design.