Visible to Intel only — GUID: cmv1724390002599
Ixiasoft
1. 10/100/1000 Ethernet MAC Design Example with 1000BASE-X/SGMII 2XTBI PCS with GTS Transceiver
2. 10/100/1000 Multiport Ethernet MAC Design Example with 1000BASE-X/SGMII PCS and Embedded PMA (LVDS)
3. Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs Archives
4. Document Revision History for the Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs
Visible to Intel only — GUID: cmv1724390002599
Ixiasoft
2.2.5. Interface Signals
Signal | Direction | Description |
---|---|---|
csr_clk | Input | 50 MHz reference clock for configuring the CSR registers. |
clk_125M | Input | 125 MHz reference clock for LVDS I/O. |
serial_txp[3:0] | Output | Positive signal for the transmitter serial data. |
serial_txn[3:0] | Output | Negative signal for the transmitter serial data. |
serial_rxp[3:0] | Input | Positive signal for the receiver serial data. |
serial_rxn[3:0] | Input | Negative signal for the receiver serial data. |