Triple-Speed Ethernet Intel® FPGA IP Design Example User Guide: Agilex™ 5 FPGAs and SoCs

ID 813899
Date 10/07/2024
Public
Document Table of Contents

2.2.3.2. Clock and Reset Signals

Table 12.  Clock and Reset Signals
Signal Direction Width Description
csr_clk Input 1 Drives register access reference clock and MAC FIFO status interface clock. Set the clock to 100 MHz.
clk_125M Input 1 125 MHz reference clock for the 1.25 Gbps serial LVDS I/O interface.