Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/25/2024
Public
Document Table of Contents

1.1.1. HPS IP 5.1.0

Table 1.  v5.1.0 2024.11.25
Quartus® Prime Version Description Impact
24.3
  • Removed the single IO96B description for the 2x16-bit selection of the EMIF Topology option to be consistent with other single IO96B options since the 2x16 configuration does not support using two IO96B modules.
  • Removed the Core2 and Core3 options for devices that do not support A76 MPU cores.
  • Updated the labels of USB peripheral in the Auto Place Pin Mux GUI to reflect USB 2.0 and USB 3.1 standards.
  • The fabric no longer ties off the f2sdram_port_size_config when the bridge is unused, freeing up IOs shared with the f2sdram path for use.
  • Introduced an added parameterization error to notify when the desired frequencies for the MPU clock, L4/NOC clocks, User clocks, and FPGA input reference clock exceed the device's maximum operational speeds for these clocks.
  • Updated the default clock manager frequencies for device speed grades 4, 5, and 6.
  • The fpga2hps interface is now represented as an ACE5-Lite interface type in Platform Designer, complete with cache stash and atomic transaction ports. The Interface Specification drop-down has been removed.
  • The barrier signals awbar and arbar on the fpga2hps ACE5-Lite interface path are now terminated to logical 0.
  • Modified each IO96B interface from multiple AXI interfaces to a single conduit to simplify the connectivity to the new HPS EMIF IP.
  • Updated the fpga2hps_interrupt_irq interface from 64-bit single interface into two 32-bit interfaces.
Manual IP upgrade is required. You are recommended to remove the old IP and instantiate the new HPS IP in 24.3.