Visible to Intel only — GUID: weu1686332915508
Ixiasoft
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
Visible to Intel only — GUID: weu1686332915508
Ixiasoft
2.2.2.4. Lightweight HPS to FPGA Manager
The Lightweight HPS-to-FPGA interface, a low-bandwidth control interface, allows HPS managers to issue transactions to the FPGA fabric.
- Enable/Data Width dropdown to configure this manager interface's data widths
- Unused
- 32-bit
- Interface Address Width is configurable to 29 bits down to 20 bits.
When this bridge is enabled, the interfaces lwhps2fpga, lwhps2fpga_axi_clock, and lwhps2fpga_axi_reset are made available.
Note: h2f_reset signal must be connected to lwhps2fpga_axi_reset signal for proper bridge operation.