Visible to Intel only — GUID: ubm1686332939147
Ixiasoft
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
Visible to Intel only — GUID: ubm1686332939147
Ixiasoft
2.4.2.6. HPS-to-FPGA User Clocks
- Turn on the Enable User0 Clock and Enable User1 Clock option to enable the H2F User<n> clock interface
- H2F User0 Clock Source Select and H2F User1 Clock Source Select drop-down configure clock source for User0 Clock and User1 Clock
- PeriphC3
- MainC1
- H2F User0 Clock Desired Frequency and H2F User1 Clock Desired Frequency to input desired frequency for User0 and User1 clock in value of 1 to 500MHz
Figure 29. Platform Designer HPS-to-FPGA User Clocks Sub-window