Hard Processor System Component Reference Manual: Agilex™ 5 SoCs

ID 813752
Date 11/25/2024
Public
Document Table of Contents

1.1.2. HPS IP 4.0.0

Table 2.  v4.0.0 2024.08.09
Quartus® Prime Version Description Impact
24.2
  • Merged Core0 and Core1 frequency override options into a single option.
  • Added informative parameterization error when the output clock override settings request any frequencies greater than their source frequency.
  • Added parameterization warning when the desired MPU clock frequency is not achievable.
  • Added parameterization errors for Core01, Core2, or Core3 frequency settings that exceed the device's maximum operating frequencies.
  • Updated the clock manager default settings for devices of speed grade 4, 5, or 6 to ensure all default frequencies are achievable.
  • Added SPIS clock interface and port when muxing SPIS to FPGA.
  • Added hps2fpga_ecc_derr_interrupt interface and port when ECC/Parity L1 are enabled.
  • Separated DMA controller 0 and controller 1 channel interrupt buses into individual port interfaces.