Visible to Intel only — GUID: rmd1725337158665
Ixiasoft
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1. Simulation Flows
3.2. Running the Simulation of the Design Examples
3.3. Clock and Reset Interface
3.4. FPGA-to-HPS AXI* Subordinate Interface
3.5. FPGA-to-SDRAM AXI* Subordinate Interface
3.6. HPS-to-FPGA AXI* Initiator Interface
3.7. Lightweight HPS-to-FPGA AXI* Initiator Interface
3.8. Simulating the Agilex™ 5 HPS Component Revision History
Visible to Intel only — GUID: rmd1725337158665
Ixiasoft
2.3.2. Configurations for HPS EMIF IP
The External Memory Interfaces for HPS IP contains the TOPOLOGY_GROUP. In this section, select the appropriate EMIF Technology Generation for your design.
Figure 11. EMIF IP Technology Generation
The EMIF Technology Generation drop-down can configure as:
- ddr4 component
- ddr5 component
- lpddr4
- lpddr5
Also in this section, select the appropriate HPS-EMIF Configuration for your design.
Figure 12. EMIF IP HPS-EMIF Configuration
You can configure the HPS-EMIF using the configuration drop-down:
- 1x16 bit (uses one EMIF)
- 1x32 bit (uses one EMIF)
- 2x16 bit (uses one EMIF)
- 2x32 bit (uses two EMIFs)
- 4x16 bit (uses two EMIFs)