Visible to Intel only — GUID: woc1652925867619
Ixiasoft
1. Low Latency Ethernet 10G MAC Intel® FPGA IP Overview
2. Getting Started
3. Functional Description
4. Parameter Settings for the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
5. Interface Signals
6. Configuration Registers
7. Document Revision History for the Low Latency Ethernet 10G MAC Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
2.1. Introduction to Intel® FPGA IP Cores
2.2. Installing and Licensing Intel® FPGA IP Cores
2.3. Specifying the IP Core Parameters and Options ( Quartus® Prime Pro Edition)
2.4. Generated File Structure
2.5. Simulating Intel® FPGA IP Cores
2.6. Upgrading the Low Latency Ethernet 10G MAC Intel® FPGA IP Core
2.7. Low Latency Ethernet 10G MAC Intel® FPGA IP Design Examples
5.1. Clock and Reset Signals
5.2. Speed Selection Signal
5.3. Error Correction Signals
5.4. Avalon® Memory-Mapped Interface Programming Signals
5.5. Avalon® Streaming Data Interfaces
5.6. Avalon® Streaming Flow Control Signals
5.7. Avalon® Streaming Status Interface
5.8. PHY-side Interfaces
5.9. IEEE 1588v2 Interfaces
Visible to Intel only — GUID: woc1652925867619
Ixiasoft
6.10.1. Calculating PHY Total Latency
The total latency for PHY IP consists of three components:
Datapath Latency | Description |
---|---|
XCVR-HIP | Read the TX/RX Deterministic Latency (DL) values from the DL soft registers [0x19:0x18] and [0x1B:0x1A] respectively. The TX/RX latency is derived from the calculation in Calculating Deterministic Latency. |
Soft PCS | The soft PCS delays are calculated and updated in registers 0x1C to 0x1F. Add these values to the DL values. |
SERDES | The sum of TX and RX PMA delay. |