Visible to Intel only — GUID: wjr1708053113033
Ixiasoft
1. About the Low Latency 40G Ethernet Intel® FPGA IP
2. Low Latency 40G Ethernet Intel® FPGA IP Parameters
3. Getting Started
4. Functional Description
5. Clocking and Reset Requirements
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Comparison Between Various Low Latency 40G Ethernet Intel® FPGA IPs
9. Document Revision History for the Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs
6.1. TX MAC Interface to User Logic
6.2. RX MAC Interface to User Logic
6.3. TX PCS Interface to User Logic
6.4. RX PCS Interface to User Logic
6.5. GTS Transceivers Signals
6.6. GTS Transceiver Reconfiguration Signals
6.7. Avalon® Memory-Mapped Management Interface
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
6.10. Clocks
6.11. Flow Control Interface
6.12. GTS Reset Sequencer Intel® FPGA IP
Visible to Intel only — GUID: wjr1708053113033
Ixiasoft
6.12. GTS Reset Sequencer Intel® FPGA IP
This interface is accessible in both MAC, PCS, and PMA and PCS and PMA modes.
Port Name | Port Width | Port Direction | Description |
---|---|---|---|
o_src_rs_req | 4 | Output | Request from IP to GTS Reset Sequencer Intel® FPGA IP for reset exit. |
i_src_rs_grant | 4 | Input | Ack from GTS Reset Sequencer Intel® FPGA IP to Base IP for reset grant for SRC CH. |