Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813652
Date 11/25/2024
Public
Document Table of Contents

1. About the Low Latency 40G Ethernet Intel® FPGA IP

Updated for:
Intel® Quartus® Prime Design Suite 24.3
IP Version 4.0.0

The Low Latency 40G Ethernet Intel® FPGA IP for Agilex™ 5 devices is an integrated MAC and PHY solution with GTS transceiver conforming to the IEEE 802.3 Standard.

This IP supports two variants which you can select using the GUI. In MAC, PCS, and PMA variant, the MAC interfaces with its client via 128-bit Avalon® streaming interface based datapath and a 32-bit Avalon® memory-mapped interface control path. In the PCS and PMA variant the PCS interfaces with the client via 128-bit XLGMII datapath and a 32-bit Avalon-MM control path.

This IP supports Standard XLAUI interfaces in both variants and it does not support the KR4, backplane feature.

Figure 1.  Low Latency 40G Ethernet Intel® FPGA IP Block DiagramMain blocks, internal connections, and external block requirements.