Visible to Intel only — GUID: aeo1700670035918
Ixiasoft
4.1. Setting Up the Board
4.2. Factory Default Switch and Jumper Settings
4.3. Configuring the MAX® V Device to Program EPCQ
4.4. Restoring the MAX® V CPLD to the Factory Settings
4.5. Restoring the Flash Device to the Factory Settings
4.6. Configuring the FPGA Using the Intel® Quartus® Prime Programmer
Visible to Intel only — GUID: aeo1700670035918
Ixiasoft
6.4.2.1. General Information
General Information displays the following information about the MAX® V device:
- MAX® V version—Indicates the version of MAX® V code currently running on the board. The MAX® V code resides in the <install dir>\kits\cycloneVGT_5cgtfd9ef35_fpga\examples\max5 directories.
Newer revisions of this code might be available on the Cyclone® V GT FPGA Development Kit page of the Intel website.
- Power rail—Indicates the currently-selected power rail. After selecting the desired rail, click Reset to refresh the screen with updated board readings.
A table with the power rail information is available in the Cyclone® V GT FPGA Development Board Reference Manual.