Visible to Intel only — GUID: hcu1663373708784
Ixiasoft
4.3.1.1. NOP(0x0)
4.3.1.2. get_hssi_profile for E-Tile
4.3.1.3. get_hssi_profile for F-Tile
4.3.1.4. set_hssi_profile for E-Tile
4.3.1.5. set_hssi_profile for F-Tile
4.3.1.6. read_MAC_statistic
4.3.1.7. get_mtu
4.3.1.8. set_csr for E-Tile
4.3.1.9. set_csr for F-Tile
4.3.1.10. get_csr for E-Tile
4.3.1.11. get_csr for F-Tile
4.3.1.12. enable_loopback for E-Tile
4.3.1.13. enable_loopback for F-Tile
4.3.1.14. disable_loopback for E-Tile
4.3.1.15. disable_loopback for F-Tile
4.3.1.16. Reset MAC Statistics
4.3.1.17. set_mtu for F-Tile
4.3.1.18. Ncsi_get_link_status
4.3.1.19. Reserved
4.3.1.20. firmware_version (0xFF)
6.1. Driving Multiple Ports with the Same Clock
6.2. Clock Connections for MAC Asynchronous Client FIFO
6.3. F-Tile Clock Connections for PTP Synchronous and Asynchronous cases
6.4. Clock Connections for SyncE Operation on E-Tile
6.5. Clock Connections for SyncE Operation on F-Tile
6.6. F-Tile PMA and FEC Direct PHY IP Clock Output
7.1.1. Device Feature Header Lo
7.1.2. Device Feature Header Hi
7.1.3. Feature GUID_L
7.1.4. Feature GUID_H
7.1.5. Feature CSR ADDR
7.1.6. Feature CSR Size Group
7.1.7. Version
7.1.8. Feature List
7.1.9. Interface Attribute Port X Parameters
7.1.10. HSSI Command/Status
7.1.11. HSSI Control/Address
7.1.12. HSSI Read Data
7.1.13. HSSI Write Data
7.1.14. HSSI Ethernet Port X Status
7.1.15. Priority Flow Control
7.1.16. Priority Flow Control TX Queue Statistics
7.1.17. Priority Flow Control RX Queue Statistics
7.1.18. Priority Flow Control TX Queue Threshold
7.1.19. Priority Flow Control RX Queue Threshold
7.1.20. F-Tile DR Controller Status
Visible to Intel only — GUID: hcu1663373708784
Ixiasoft
6.4. Clock Connections for SyncE Operation on E-Tile
The following figure shows an alternate clocking arrangement for the transceiver clocks that can be used to enable SyncE operation on E-Tile.
Figure 15. Alternate Clock Connections for SyncE Operation on E-Tile
From the figure, it is important to note:
- Two or more ports can share the clock output of an Off-chip Cleanup PLL that meets the specification for a SyncE link.
- The FPGA provides a Primary SyncE clock and a backup SyncE clock to the cleanup PLL.
- The Primary and backup cleanup clocks come from recovered clock output pins from a pair of ports that are both connected to remote stations connected to the same SyncE network, with the transceiver reference clock sourced from the output of the cleanup PLL.
- In the above figure, o_p<n>_clk_rec_div64 is used; o_p<n>_clk_rec_div can also be used.
- You must note if the EHIP System clock is derived from a different reference clock than the transceiver, then the IP must be set to Custom Cadence mode to match the PPM difference between the clocks.
- SyncE clocking can be combined with the datapath clocking schemes shown in the previous sections.
Note: The Ethernet ports do not have to be part of the same instance of the core, or variant.