Visible to Intel only — GUID: seg1658418733697
Ixiasoft
1. About the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example User Guide
2. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Design Example Quick Start Guide
3. High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example Description
4. Document Revision History for High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example User Guide
2.1. Creating an Intel® Quartus® Prime Project for Your HBM2E System
2.2. Configuring the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP
2.3. Generating the High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example for Synthesis and Simulation
2.4. Compiling and Programming the Intel Agilex® 7 M-Series High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Design Example
2.5. Simulating the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP
2.5.1. High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP Example Design For Simulation
2.5.2. Simulating High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP with Synopsys VCS*
2.5.3. Simulating the HBM2E Intel FPGA IP with ModelSim SE
2.5.4. Simulating the HBM2E Intel FPGA IP with Cadence* Xcelium Parallel Simulator
2.5.5. Simulating High Bandwidth Memory (HBM2E) Interface IP Instantiated in Your Project
Visible to Intel only — GUID: seg1658418733697
Ixiasoft
2.5. Simulating the High Bandwidth Memory (HBM2E) Interface Intel® FPGA IP
This section describes how to simulate the generated HBM2E IP.
The HMB2 IP supports the following simulators:
- ModelSim SE
- Synopsys* VCS
- Cadence* Xcelium
Section Content
High Bandwidth Memory (HBM2E) Interface Intel FPGA IP Example Design For Simulation
Simulating High Bandwidth Memory (HBM2E) Interface Intel FPGA IP with Synopsys VCS*
Simulating the HBM2E Intel FPGA IP with ModelSim SE
Simulating the HBM2E Intel FPGA IP with Cadence* Xcelium Parallel Simulator
Simulating High Bandwidth Memory (HBM2E) Interface IP Instantiated in Your Project