Visible to Intel only — GUID: hov1698889779969
Ixiasoft
1. About the F-Tile 25G Ethernet Intel FPGA IP User Guide
2. About this IP
3. Getting Started
4. F-Tile 25G Ethernet Intel FPGA IP Parameters
5. Functional Description
6. Reset
7. Interfaces and Signal Descriptions
8. Control, Status, and Statistics Register Descriptions
9. F-Tile 25G Ethernet Intel FPGA IP User Guide Archive
10. Document Revision History for the F-Tile 25G Ethernet Intel FPGA IP User Guide
7.1. TX MAC Interface to User Logic
7.2. RX MAC Interface to User Logic
7.3. Transceivers
7.4. Transceiver Reconfiguration Signals
7.5. Avalon® Memory-Mapped Management Interface
7.6. Dynamic Reconfiguration Interface Signals
7.7. Miscellaneous Status and Debug Signals
7.8. Clock Signals
7.9. Reset Signals
Visible to Intel only — GUID: hov1698889779969
Ixiasoft
5.1.6.3. Dynamic Reconfiguration QSF Settings
By default, the F-Tile 25G Ethernet Intel FPGA IP uses the 400G hard IP. You have to add QSF constraints to use the 200G hard IP in your design.
Examples of QSF constraints:
set_instance_assignment -name IP_BB_LOCATION x_z1577b|e200|e200g_25g_0|tx -to dut|f_xcvr_25g|hip_inst|x_bb_f_ehip|x_bb_f_ehip_tx -entity <entity_name>
set_instance_assignment -name IP_BB_LOCATION x_z1577b|e200|e200g_25g_0|rx -to dut|f_xcvr_25g|hip_inst|x_bb_f_ehip|x_bb_f_ehip_rx -entity <entity_name>