Visible to Intel only — GUID: cyi1646337017563
Ixiasoft
1. Overview
2. Getting Started
3. Power Up the Development Kit
4. Board Test System
5. Development Kit Hardware and Configuration
6. Custom Projects for the Development Kit
7. Document Revision History for the Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit User Guide
A. Development Kit Components
B. Additional Information
Visible to Intel only — GUID: cyi1646337017563
Ixiasoft
5.3. Configure the FPGA Device Using the Avalon® -ST Mode
- Set S9 to Avalon® -ST x32 mode first.
- Default system MAX® 10 image support the Avalon® -ST x32 mode only. You should build a corresponding .POF image if you select Avalon® -ST x8 or Avalon® -ST x16 configuration mode.
- Power on the board, use push button S16 to choose page, and S17 to configure the FPGA.
- Default page depends on the setting of S10.1.
Table 6. Avalon® -ST x32 LED Behavior LED Page0 Page1 Page2 Page3 LED_D9 ON OFF OFF OFF LED_D11 OFF ON OFF ON LED_D13 OFF OFF ON ON USER_LED0_D1 Blinking Blinking Blinking Blinking USER_LED1_D3 ON ON ON ON USER_LED2_D5 Blinking reversed Blinking Blinking Blinking USER_LED3_D7 ON ON ON ON USER_LED4_D2 ON ON Blinking reversed Blinking USER_LED5_D4 ON Blinking reversed Blinking Blinking USER_LED6_D6 ON ON ON Blinking reversed USER_LED7_D8 ON ON ON ON