Visible to Intel only — GUID: ihc1639611686841
Ixiasoft
1. Quick Start Guide
2. Detailed Description for CPRI Multirate Design Example
3. Detailed Description for Ethernet Multirate Design Example
4. Detailed Description for PMA/FEC Direct PHY Multirate Design Example
5. Detailed Description for Ethernet to CPRI Design Example
6. F-Tile Dynamic Reconfiguration Design Example User Guide Archives
7. Document Revision History for F-Tile Dynamic Reconfiguration Design Example User Guide
Visible to Intel only — GUID: ihc1639611686841
Ixiasoft
1.6. Compiling and Configuring the Design Example in Hardware
To compile the hardware design example and configure it on your Intel® Agilex™ device, follow these steps:
- Ensure that hardware design example generation is complete.
- In the Intel® Quartus® Prime Pro Edition software, open the Intel® Quartus® Prime project:
- For CPRI Multirate Design Example:
<design_example_dir>/hardware_test_design/cpriphy_dr_ed_hw.qpf
- For CPRI Multirate Design Example:
- Click Processing > Start Compilation.
- After successful compilation, a .sof file is available in <design_example_dir>/hardware_test_design/output_files directory. Follow these steps to program the hardware design example on the Intel® Agilex™ device:
- Connect the Intel® Agilex™ I-series Transceiver Signal Integrity Development Kit to the host computer.
Note: The development kit is preprogrammed with the correct clock frequencies by default. You do not need to use the Clock Control application to set the frequencies.
- Click Tools > Programmer > Hardware Setup.
- Select a programming device.
- Ensure that Mode is set to JTAG.
- Select the Intel® Agilex™ device and click Add Device. The Programmer displays a block diagram of the connections between the devices on your board.
- In the row with your .sof, check the box for the .sof.
- Check the box in the Program/Configure column.
- Click Start.
- Connect the Intel® Agilex™ I-series Transceiver Signal Integrity Development Kit to the host computer.