Visible to Intel only — GUID: mcn1397643748870
Ixiasoft
Supply Current and Power Consumption
I/O Pin Leakage Current
Bus Hold Parameters
Series OCT without Calibration Specifications
Series OCT with Calibration at Device Power-Up Specifications
OCT Variation after Calibration at Device Power-Up
Pin Capacitance
Internal Weak Pull-Up Resistor
Hot-Socketing Specifications
Hysteresis Specifications for Schmitt Trigger Input
Single-Ended I/O Standards Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications
Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications
Differential SSTL I/O Standards Specifications
Differential HSTL and HSUL I/O Standards Specifications
Differential I/O Standards Specifications
True PPDS and Emulated PPDS_E_3R Transmitter Timing Specifications
True RSDS and Emulated RSDS_E_3R Transmitter Timing Specifications
Emulated RSDS_E_1R Transmitter Timing Specifications
True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications
True LVDS Transmitter Timing
Emulated LVDS_E_3R, SLVS, and Sub-LVDS Transmitter Timing Specifications
LVDS, TMDS, HiSpi, SLVS, and Sub-LVDS Receiver Timing Specifications
Visible to Intel only — GUID: mcn1397643748870
Ixiasoft
Intel® MAX® 10 FPGA Device Datasheet
This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and timing for Intel® MAX® 10 devices.
Device Grade | Speed Grade Supported |
---|---|
Commercial |
|
Industrial |
|
Automotive |
|
Note: The –A6 speed grade of the Intel® MAX® 10 FPGA devices is not available by default in the Intel® Quartus® Prime software. Contact your local Intel sales representatives for support.
Note: The –I8 speed grade is only applied to 10M04, 10M08, and 10M16 devices.