Intel Agilex® 7 General-Purpose I/O User Guide: F-Series and I-Series

ID 683780
Date 2/09/2024
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3. GPIO Implementation Guide

The Intel® Quartus® Prime software provides tools for you to create, configure and compile your I/O design. Each tool provides different functions and supports different features to implement your I/O design.
Table 7.   Intel® Quartus® Prime I/O Implementation Tools
Tool Functions

Supported Assignment

Supported I/O Standards
Assignment Editor
  • View, create and edit assignments.
  • The Intel® Quartus® Prime software:
    • Dynamically validates your edits.
    • Notify you of errors and warnings of invalid assignments.
  • Programmable slew rate control
  • Programmable I/O delay
  • Programmable bus-hold
  • Programmable weak pull-up resistor
  • Programmable pre-emphasis
  • Programmable VOD
  • OCT
  • 1.2 V LVCMOS
  • SSTL-12
  • HSTL-12
  • HSUL-12
  • POD12
  • Differential SSTL-12
  • Differential HSTL-12
  • Differential HSUL-12
  • Differential POD-12
  • True Differential Signaling
Pin Planner
  • Graphically represent pin locations on the device.
  • With this tool, you can:
    • Perform initial pin planning.
    • Locate, place, and assign I/O pins.
    • Configure board trace models for pins you select for signal integrity evaluations.
  • Programmable slew rate control
  • Programmable bus-hold
  • Programmable weak pull-up resistor
  • OCT
GPIO Intel® FPGA IP
  • Instantiate the IP.
  • Customize your IP instance using parameters options.
  • SDR transfer
  • DDIO transfer
  • Programmable open-drain output
  • Output enable
  • OCT