5G LDPC-V Intel® FPGA IP User Guide

ID 683670
Date 7/19/2021
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6. Document Revision History for the 5G LDPC-V Intel® FPGA IP User Guide

Date IP Version Intel® Quartus® Prime Software Version Changes
2021.07.19 3.0.0 21.2
  • Deleted LDPC-V Requirements and LDPC-V Limitaitons
  • Updated performance table
  • Added two new parameters
  • Updated signal descriptions:
    • i_ldpc_paras
    • i_source_ready
  • Updated various receiver signal descriptions
  • Removed some entries in Throughput and Latency table
2020.08.19 2.0.0 20.2
  • Corrected version to 20.2
  • Corrected performance table
2020.06.30 2.0.0 20.1
  • Corrected descriptions for:
    • avmm_address
    • avmm_readdata
    • avmm_writedata
  • Added new device to Performance and Resource Utilization
2020.06.02 2.0.0 20.1
  • Removed derate matcher, HARQ, and decoder signal tables.
  • Removed code block CRC, encoder, and rate matcher signal tables,
  • Corrected and added signals to Receiver Top-Level Signals table
  • Added Throughput and Latency.
  • Added Performance and Resource Utilization
  • Added support for Intel® Agilex™ devices
  • Updated simulation timing diagrams
  • Added IP Requirements and IP Limitations.
  • Removed second decoder option parameter.
2019.09.02 0.1.0 19.2 Corrected 5G LDPC-V block diagram.
2019.08.30 0.1.0 19.2 Initial release.