Low Latency 40- and 100-Gbps Ethernet MAC and PHY MegaCore Function User Guide
Visible to Intel only — GUID: nik1411172551793
Ixiasoft
Visible to Intel only — GUID: nik1411172551793
Ixiasoft
1.3. IP Core Verification
To ensure functional correctness of the Low Latency 40‑100GbE IP core, Altera performs extensive validation through both simulation and hardware testing. Before releasing a version of the Low Latency 40- and 100-Gbps Ethernet MAC and PHY IP core, Altera runs comprehensive regression tests in the current or associated version of the Quartus® Prime software.