Visible to Intel only — GUID: qgr1647303164689
Ixiasoft
3.5.2.5.1. Build and Install Netdev Driver
3.5.2.5.2. Enable VFs if SRIOV is Supported
3.5.2.5.3. Configure the Number of Channels Supported on the Device
3.5.2.5.4. Configure the MTU Value
3.5.2.5.5. Configure the Device Communication
3.5.2.5.6. Configure Transmit Queue Selection Mechanism
3.5.2.5.7. Test Procedure by Using Name Space Environment
3.5.2.5.8. PIO Test
Visible to Intel only — GUID: qgr1647303164689
Ixiasoft
2.1.3. MCDMA F-Tile Design Examples for Endpoint
Design Example | MCDMA Settings | Driver Support | |
---|---|---|---|
User Mode | Interface Type | ||
AVMM DMA | Multi-Channel DMA BAM + MCDMA BAM + BAS + MCDMA |
AVMM | Custom DPDK |
Device-side Packet Loopback | Multi-Channel DMA BAM + MCDMA BAM + BAS + MCDMA |
AVST 1 Port | Custom DPDK Netdev |
Packet Generate/Check | Multi-Channel DMA BAM + MCDMA BAM + BAS + MCDMA |
AVST 1 Port | Custom DPDK |
PIO using MQDMA Bypass Mode | Multi-Channel DMA BAM + MCDMA BAM + BAS + MCDMA |
AVMM AVST 1 Port |
Custom DPDK |
Bursting Master | n/a | Custom DPDK |
|
BAM + BAS | n/a | Custom DPDK |
|
Data Mover Only | n/a | Custom DPDK |
|
Traffic Generator/Checker | BAM + BAS | n/a | Custom DPDK |
External Descriptor Controller | Data Mover Only | n/a | Custom |
Note: MCDMA F-Tile design example doesn’t support multiple physical functions and SR-IOV for simulation.
Note: For F-Tile System PLL reference clock requirement, refer to the Multi Channel DMA Intel FPGA IP for PCI Express User Guide.
For information about supported simulators, refer to Supported Simulators.