Visible to Intel only — GUID: eis1395661169068
Ixiasoft
1. Intel® MAX® 10 Embedded Memory Overview
2. Intel® MAX® 10 Embedded Memory Architecture and Features
3. Intel® MAX® 10 Embedded Memory Design Consideration
4. RAM: 1-Port IP Core References
5. RAM: 2-PORT IP Core References
6. ROM: 1-PORT IP Core References
7. ROM: 2-PORT IP Core References
8. FIFO IP Core References
9. Shift Register (RAM-based) IP Core References
10. ALTMEMMULT IP Core References
11. Document Revision History for the Intel® MAX® 10 Embedded Memory User Guide
Visible to Intel only — GUID: eis1395661169068
Ixiasoft
10.2. ALTMEMMULT IP Core Parameters for Intel® MAX® 10 Devices
Option | Values | Description | ||
---|---|---|---|---|
How wide should the 'data_in' input bus be? | 2, 3, 4, 5, 6, 7, 8, 16, 24, and 32 | Specifies the width of the data_in port. | ||
What is the representation of 'data_in'? | SIGNED, UNSIGNED | Specifies whether the data_in input port is signed or unsigned. | ||
How wide should the coefficient be? | 2, 3, 4, 5, 6, 7, 8, 16, 24 | Specifies the width of the coeff_in port. | ||
What is the representation of the coefficient? | SIGNED, UNSIGNED | Specifies whether the coeff_in input port and the pre-loaded coefficients are signed or unsigned. | ||
What is the value of the initial coefficient? | 0, 1, 2, 3, and 4 | Specifies value of the first fixed coefficient. | ||
Create ports to allow loading coefficients | On/Off | Creates the coeff_in and sload_coeff port. | ||
Create a synchronous clear input | On/Off | Creates the sclr port. | ||
What should the RAM block type be? | Auto, M9K | Specifies the RAM block type. |