Visible to Intel only — GUID: jbr1444836431097
Ixiasoft
Answers to Top FAQs
1. Intel® Hyperflex™ FPGA Architecture Introduction
2. Intel® Hyperflex™ Architecture RTL Design Guidelines
3. Compiling Intel® Hyperflex™ Architecture Designs
4. Design Example Walk-Through
5. Retiming Restrictions and Workarounds
6. Optimization Example
7. Intel® Hyperflex™ Architecture Porting Guidelines
8. Appendices
9. Intel® Hyperflex™ Architecture High-Performance Design Handbook Archive
10. Intel® Hyperflex™ Architecture High-Performance Design Handbook Revision History
2.4.2.1. High-Speed Clock Domains
2.4.2.2. Restructuring Loops
2.4.2.3. Control Signal Backpressure
2.4.2.4. Flow Control with FIFO Status Signals
2.4.2.5. Flow Control with Skid Buffers
2.4.2.6. Read-Modify-Write Memory
2.4.2.7. Counters and Accumulators
2.4.2.8. State Machines
2.4.2.9. Memory
2.4.2.10. DSP Blocks
2.4.2.11. General Logic
2.4.2.12. Modulus and Division
2.4.2.13. Resets
2.4.2.14. Hardware Re-use
2.4.2.15. Algorithmic Requirements
2.4.2.16. FIFOs
2.4.2.17. Ternary Adders
5.2.1. Insufficient Registers
5.2.2. Short Path/Long Path
5.2.3. Fast Forward Limit
5.2.4. Loops
5.2.5. One Critical Chain per Clock Domain
5.2.6. Critical Chains in Related Clock Groups
5.2.7. Complex Critical Chains
5.2.8. Extend to locatable node
5.2.9. Domain Boundary Entry and Domain Boundary Exit
5.2.10. Critical Chains with Dual Clock Memories
5.2.11. Critical Chain Bits and Buses
5.2.12. Delay Lines
Visible to Intel only — GUID: jbr1444836431097
Ixiasoft
1. Intel® Hyperflex™ FPGA Architecture Introduction
This document describes design techniques to achieve maximum performance with the Intel® Hyperflex™ FPGA architecture. The Intel® Hyperflex™ FPGA architecture supports Hyper-Retiming, Hyper-Pipelining, and Hyper-Optimization design techniques that enable the highest clock frequencies in Intel® Stratix® 10 and Intel Agilex® 7 devices.
Intel® Hyperflex™ Architecture Devices | Intel® Hyperflex™ Architecture Description |
---|---|
Intel® Stratix® 10 FPGAs | A "registers everywhere” architecture that packs bypassable Hyper-Registers into routing segments in the device core, and at all functional block inputs. The routing signal can travel through the register first, or bypass the register direct to the multiplexer, improving bandwidth and area and power efficiency. |
Intel Agilex® 7 FPGAs |
Figure 1. Registers Everywhere
Figure 2. Bypassable Hyper-Registers
This document provides specific design guidelines, tool flows, and real world examples to take advantage of the Intel® Hyperflex™ FPGA architecture:
- Intel Hyperflex Architecture RTL Design Guidelines—describes fundamental high-performance RTL design techniques for Intel® Hyperflex™ FPGA architecture designs.
- Compiling Intel Hyperflex Architecture Designs—describes how to use the Intel® Quartus® Prime Pro Edition software to get the highest performance with Intel® Hyperflex™ architecture FPGAs.
- Optimization Example—demonstrates performance improvement techniques using real world design examples.
- Intel Hyperflex Architecture Porting Guidelines—provides guidance for design migration to Intel® Hyperflex™ architecture FPGAs.