DSP Builder for Intel® FPGAs (Advanced Blockset): Handbook

ID 683337
Date 12/04/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

6.2.13. Single-Wire Transpose

This design example demonstrates how to use the Transpose block.

The model file is demo_transpose.mdl.