Visible to Intel only — GUID: qux1586828010941
Ixiasoft
1.1. Hardware Requirements
1.2. Hardware Setup
1.3. ADC12DJxx00RF EVM Software and JESD204C Example Design Setup
1.4. Hardware Checkout Methodology
1.5. JESD204C Intel® FPGA IP and ADC Configurations
1.6. Test Results
1.7. Test Result Comments
1.8. Document Revision History for AN 909: JESD204C Intel® FPGA IP and TI ADC12DJ5200RF Interoperability Report for Intel® Stratix® 10 Devices
1.9. Appendix
Visible to Intel only — GUID: qux1586828010941
Ixiasoft
1.4.1. Receiver Data Link Layer
This test area covers the test cases for sync header alignment (SHA) and extended multiblock alignment (EMBA).
On link start up, after the receiver reset, the JESD204C Intel® FPGA IP starts looking for the sync header stream that is transmitted by the ADC. The Signal Tap logic analyzer tool monitors the receiver data link layer operation.