Visible to Intel only — GUID: lkw1586829297647
Ixiasoft
1.1. Hardware Requirements
1.2. Hardware Setup
1.3. ADC12DJxx00RF EVM Software and JESD204C Example Design Setup
1.4. Hardware Checkout Methodology
1.5. JESD204C Intel® FPGA IP and ADC Configurations
1.6. Test Results
1.7. Test Result Comments
1.8. Document Revision History for AN 909: JESD204C Intel® FPGA IP and TI ADC12DJ5200RF Interoperability Report for Intel® Stratix® 10 Devices
1.9. Appendix
Visible to Intel only — GUID: lkw1586829297647
Ixiasoft
1.8. Document Revision History for AN 909: JESD204C Intel® FPGA IP and TI ADC12DJ5200RF Interoperability Report for Intel® Stratix® 10 Devices
Document Version | Changes |
---|---|
2020.06.09 |
|
2020.05.11 | Initial release. |