Intel® Quartus® Prime Pro Edition User Guide: Design Constraints
ID
683143
Date
9/26/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1.2.1. Specify Instance-Specific Constraints in Assignment Editor
2.1.2.2. Specifying Multi-Dimensional Bus Constraints
2.1.2.3. Specify I/O Constraints in Pin Planner
2.1.2.4. Plan Interface Constraints in Interface Planner and Tile Interface Planner
2.1.2.5. Adjust Constraints with the Chip Planner
2.1.2.6. Constraining Designs with the Design Partition Planner
4.8. Managing Device I/O Pins Revision History
The following table shows the revision history for this chapter:
Document Version | Intel® Quartus® Prime Version | Changes |
---|---|---|
2022.04.27 | 22.1 | Made a minor fix. |
2020.11.04 | 19.3 | Removed references to obsolete FPGA Xchange file (.fx) support from "Integrating PCB Design Tools" and "Importing and Exporting I/O Pin Assignments" topics. |
2018.05.07 | 18.0 |
|
2017.11.06 | 17.1 |
|
2017.05.08 | 17.0 |
|
2016.10.31 | 16.1 |
|
2015.11.02 | 15.1 |
|
2014.12.15 | 14.1 |
|
2014.08.30 | 14.0a10 |
|
2014.06.30 | 14.0 |
|
November 2013 | 13.1 |
|
May 2013 | 13.0 |
|
November 2012 | 12.1 |
|
June 2012 | 12.0.0 |
|
November 2011 | 11.1 |
|
December 2010 | 10.0 | Template update |
July 2010 | 10.0 |
|
November 2009 | 9.1 |
|
March 2009 | 9.0 |
|