External Memory Interfaces (EMIF) IP User Guide: Agilex™ 3 FPGAs and SoCs
Visible to Intel only — GUID: wae1738427610245
Ixiasoft
Visible to Intel only — GUID: wae1738427610245
Ixiasoft
2. Agilex™ 3 FPGA EMIF IP – Introduction
You can implement the EMIF IP core functions through the Quartus® Prime software.
The External Memory Interfaces Agilex™ 3 FPGA IP (referred to hereafter as the Agilex™ 3 EMIF IP) provides the following components:
- A physical layer interface (PHY) which builds the data path and manages timing transfers between the FPGA and the memory device.
- A memory controller which implements all the memory commands and protocol-level requirements.
For information on the maximum speeds supported by the external memory interface IP, refer to the External Memory Interface Spec Estimator, available here: https://www.intel.com/content/www/us/en/programmable/support/support-resources/support-centers/external-memory-interfaces-support/emif.html.