Visible to Intel only — GUID: dwc1726020357450
Ixiasoft
4.4.1. DCLSM Blind Window Control Register - DCLSM_BWCR
4.4.2. All Alarms’ Prior Alarms’ Fault Injection Register - ERRCTRL_ALL_ALARMS_PRIOR_AFI
4.4.3. INTREQ Configuration Register - ERRCTRL_INTREQ_CONF
4.4.4. Timeout Deadline and Status Register - ERRCTRL_TIMEOUT
4.4.5. Timeout Acknowledgment Register - ERRCTRL_TIMEOUT_ACK
4.4.6. Enable Key fRSmartComp Control Register - ERRCTRL_ENABLE_KEY
4.4.7. Root Fault Injection Control register - ERRCTRL_ROOT_INJ
4.4.8. Alarm Fault Injection Control register - ERRCTRL_ALARM_INJ
4.4.9. Event Mask Configuration register - ERRCTRL_MASKA and ERRCTRL_MASKB
4.4.10. Alarm Routing Configuration register - ERRCTRL_ROUTA and ERRCTRL_ROUTB
4.4.11. Error Controller PGO LOG Reset Control register - ERRCTRL_PGOLOGRST
4.4.12. PGO0 and PGO4 Configuration registers - ERRCTRL_PGO0 and ERRCTRL_PGO4
4.4.13. FN_MODEIN Control Register - ERRCTRL_FNMODEIN
4.4.14. FN_MODEOUT register - ERRCTRL_FNMODEOUT
4.4.15. All Alarms After Fault Injection - ERRCTRL_FNGIALARMS
4.4.16. Error Controller Context Register - ERRCTRL_FNGICTXT4
4.4.17. CMP Mismatch CONTEXT Registers - ERRCTRL_FNGICMPCTXT0 … ERRCTRL_FNGICMPCTXT3
4.4.18. STATISTICS registers: ERRCTRL_FNGISTAT0 and ERRCTRL_FNGISTAT4
4.4.19. State register - ERRCTRL_FNPERIPHGI4
Visible to Intel only — GUID: dwc1726020357450
Ixiasoft
5.2. System Interface
The following table describes the System Interface signals.
Signal Names | Width (bits) | Direction | Description |
---|---|---|---|
Asynchronous Resets |
|||
CRSTn | 1 | Input | Asynchronous reset for fRSmartComp CORE logic. |
LRSTn | 1 | Input | Asynchronous reset for fRSmartComp LOGS registers. |
CPU Halt and Restart Acknowledgement |
|||
REQL | 1 | Output | Halt request to Host CPU |
REQR | 1 | Output | Halt request to Agent CPU |
HALTACKL | 1 | Input | Acknowledgement to the halt request from Host CPU |
HALTACKR | 1 | Input | Acknowledgement to the halt request from Agent CPU |
RSTREQL | 1 | Output | Restart request to Host CPU |
RSTREQR | 1 | Output | Restart request to Agent CPU |
RESTARTACKL | 1 | Input | Acknowledgement to the restart request from Host CPU |
RESTARTACKR | 1 | Input | Acknowledgement to the restart request from Agent CPU |
Silent Mode |
|||
SILENTMODE | 4 | Input | Input to activate SILENT mode through JTAG-to- Avalon® Master Bridge |
Output Qualification |
|||
TERMS_LEFT | 96 | Input | Outputs’ qualification |
TERMS_RIGHT | 96 | Input | Outputs’ qualification |
Interrupt Request |
|||
INTREQ | 1 | Output | fRSmartComp interrupt request |
Alarms Interfaces |
|||
OKNOK | 2 | Output | At each CLK cycle, it delivers a summary of the fRSmartComp status, with the following coding:
|
ERROR | 2 | Output | Error-type output (anti-valent coding)
|
WARNING | 2 | Output | Warning-type output (anti-valent coding)
|
INFO | 2 | Output | Info-type output (anti-valent coding)
|