Nios® V Processor: Lockstep Implementation

ID 833274
Date 10/07/2024
Public
Document Table of Contents

5.2. System Interface

The following table describes the System Interface signals.
Table 58.  System Interface
Signal Names Width (bits) Direction Description

Asynchronous Resets

CRSTn 1 Input Asynchronous reset for fRSmartComp CORE logic.
LRSTn 1 Input Asynchronous reset for fRSmartComp LOGS registers.

CPU Halt and Restart Acknowledgement

REQL 1 Output Halt request to Host CPU
REQR 1 Output Halt request to Agent CPU
HALTACKL 1 Input Acknowledgement to the halt request from Host CPU
HALTACKR 1 Input Acknowledgement to the halt request from Agent CPU
RSTREQL 1 Output Restart request to Host CPU
RSTREQR 1 Output Restart request to Agent CPU
RESTARTACKL 1 Input Acknowledgement to the restart request from Host CPU
RESTARTACKR 1 Input Acknowledgement to the restart request from Agent CPU

Silent Mode

SILENTMODE 4 Input Input to activate SILENT mode through JTAG-to- Avalon® Master Bridge

Output Qualification

TERMS_LEFT 96 Input Outputs’ qualification
TERMS_RIGHT 96 Input Outputs’ qualification

Interrupt Request

INTREQ 1 Output fRSmartComp interrupt request

Alarms Interfaces

OKNOK 2 Output

At each CLK cycle, it delivers a summary of the fRSmartComp status, with the following coding:

  • 2’b01: status OK
  • 2’b10: status NOT_OK (alarm type ERROR generated)
ERROR 2 Output

Error-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated
WARNING 2 Output

Warning-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated
INFO 2 Output

Info-type output (anti-valent coding)

  • 2’b01: no alarm generated
  • 2’b10: alarm generated