Visible to Intel only — GUID: ypb1659542941105
Ixiasoft
1. Intel® FPGA AI Suite IP Reference Manual
2. About the Intel® FPGA AI Suite IP
3. Intel® FPGA AI Suite IP Generation Utility
4. Intel® FPGA AI Suite Ahead-of-Time Splitter Utility
5. CSR Map and Descriptor Queue
A. Intel® FPGA AI Suite IP Reference Manual Archives
B. Intel® FPGA AI Suite IP Reference Manual Document Revision History
2.4.2.1. Parameter group: Global Parameters
2.4.2.2. Parameter group: activation
2.4.2.3. Parameter group: pe_array
2.4.2.4. Parameter group: pool
2.4.2.5. Module: softmax
2.4.2.6. Parameter group: dma
2.4.2.7. Parameter group: xbar
2.4.2.8. Parameter group: filter_scratchpad
2.4.2.9. Parameter group: config_network
4.1. Files Generated by the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.2. Building the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.3. Running the Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility
4.4. Intel® FPGA AI Suite Ahead-of-Time (AOT) Splitter Utility Example Application
Visible to Intel only — GUID: ypb1659542941105
Ixiasoft
3.4.3. The --flow list Flow
Use --flow list flow to list all available architecture in an IP library folder. An architecture description file (.arch) specifies the target FPGA family device.
If an architecture has been added to the IP library with different FPGA families, those architecture–FPGA family combinations are displayed as different architectures in the IP folder.
Usage Synopsis
dla_create_ip --flow list [--ip_dir <ip_directory>]
Sample Call
dla_create_ip --flow list --ip_dir $COREDLA_ROOT/example_ip_cores
Sample Output
=============================================================== Listing available architectures from <ai_suite_rootdir>/ip =============================================================== 1x1x16x16_fp11_sb30240_reluk16_poolk16_A10 1x1x16x16_fp11_sb30240_reluk16_A10