Visible to Intel only — GUID: gua1640140203414
Ixiasoft
1. About the F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide
2. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Overview
3. Getting Started
4. Functional Description
5. 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Parameters
6. Interface Signals
7. Configuration Registers
8. F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide Archive
9. Document Revision History for the F-Tile 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP User Guide
3.1. Introduction to Intel® FPGA IP
3.2. Installing and Licensing Intel® FPGA IPs
3.3. Specifying the IP Core Parameters and Options
3.4. Generated File Structure
3.5. Simulating Intel® FPGA IPs
3.6. Upgrading the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP Core
3.7. Integrating Your IP Core in Your Design
Visible to Intel only — GUID: gua1640140203414
Ixiasoft
2.5. Resource Utilization
The following estimates are obtained by compiling the 1G/2.5G/5G/10G Multirate Ethernet PHY Intel® FPGA IP for Intel Agilex® 7 AGIB027R31B1E2VR0 device using the Intel® Quartus® Prime Pro Edition software.
Speed | ALM | ALUT | Logic Register | Memory Block (M20K) |
---|---|---|---|---|
10M/100M/1G/2.5G/5G/10G (USXGMII) | 1028 | 1480 | 2266 | 3 |
10M/100M/1G/2.5G/5G/10G (USXGMII) with IEEE 1588v2 enabled | 2065 | 2848 | 4248 | 5 |