F-Tile Dynamic Reconfiguration Suite Intel® FPGA IP User Guide

ID 711009
Date 9/30/2024
Public
Document Table of Contents

1.4. Resource Utilization

Table 4.  Resource UtilizationThese results were obtained using the Quartus® Prime software version 23.4 using the dynamic reconfiguration design examples, with the following conditions:
  • Nios® data memory is sized to the minimum required in order to fit each design example's MIF file.
  • Enable ECC protection is not enabled.
Design Example Variant ALMs ALUTs Logic Registers Memory Blocks (M20K)
24G CPRI with RS-FEC 5,531 6,225 7,510 63
25G Ethernet 5,328 6,451 7,502 43
25G Ethernet with PTP 5,456 6,157 7,537 43
25G Ethernet to CPRI 5,562 6,206 7,558 63
25G Ethernet to CPRI with 1GE 5,429 6,426 7,570 63
100G Ethernet 5,548 6,177 7,589 71
100G Ethernet with PTP 5,472 6,502 7,566 71
400G Ethernet 5,678 6,247 7,548 87
400G Ethernet with PTP 5,666 6,138 7,526 87
FHT 400G Ethernet 5,660 6,256 7,528 103
400G PMA/FEC Direct PHY 5,622 6,321 7,542 103
50G PMA/FEC Direct PHY 5,514 6,174 7,514 71