Visible to Intel only — GUID: sth1399326525951
Ixiasoft
2.1. Step 1: Getting Started
2.2. Step 2: Preparing the Base Revision
2.3. Step 3: Preparing the Implementation Revisions for Debugging
2.4. Step 4: Configuring Signal Tap Logic Analyzer
2.5. Step 5: Generating Programming Files
2.6. Step 6: Programming the FPGA Device
2.7. Step 7: Performing Data Acquisition
Visible to Intel only — GUID: sth1399326525951
Ixiasoft
3.1. Waveforms for Slow Implementation
In the Figure, signals led_three_on and led_two_on show a rising edge one clock cycle after counter[27] has a rising edge.
Figure 27. Slow Implementation