Visible to Intel only — GUID: hvy1637824081299
Ixiasoft
1. HDMI Intel® FPGA IP Design Example Quick Start Guide for Intel Agilex® 7 F-Tile Devices
2. HDMI 2.1 Design Example (Support FRL = 1, Enable Active Video Protocol = None)
3. HDMI 2.1 Design Example with AXI4-stream Interface Enabled (Support FRL =1, Enable Active Video Protocol = AXIS-VVP Full)
4. Document Revision History for the F-Tile HDMI Intel® FPGA IP Design Example User Guide
2.1. Design Features
2.2. Hardware and Software Requirements
2.3. HDMI 2.1 RX-TX Retransmit Design Block Diagram
2.4. Design Parameters
2.5. Design Components
2.6. Design Software Flow
2.7. Clocking Scheme
2.8. Interface Signals
2.9. Hardware Setup
2.10. Simulation Testbench
2.11. Debugging Features
3.7.1. HDMI 2.1 RX-TX Retransmit Design without Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same Clock = ON)
3.7.2. HDMI 2.1 RX-TX Retransmit Design with Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same = OFF)
3.7.3. Clock Details
Visible to Intel only — GUID: hvy1637824081299
Ixiasoft
2.2. Hardware and Software Requirements
Intel uses the following hardware and software to test the design example.
Hardware
- Intel Agilex® 7 I-Series SoC FPGA Development Kit
- HDMI 2.1 Source (Example: Quantum Data 980 48G Generator)
- HDMI 2.1 Sink (Example: Quantum Data 980 48G Analyzer)
- Bitec HDMI FMC 2.1 daughter card (Revision 9)
- HDMI 2.1 Category 3 cables (tested with Belkin 48 Gbps HDMI 2.1 Cable)
Software
- Intel® Quartus® Prime Pro Edition software version 23.3
- ModelSim* - Intel® FPGA Edition, ModelSim* - Intel® FPGA Starter Edition, Riviera-PRO* , VCS* (Verilog HDL only)/ VCS* MX, or Xcelium* *Parallel Simulator