Visible to Intel only — GUID: ytu1637754846859
Ixiasoft
1. HDMI Intel® FPGA IP Design Example Quick Start Guide for Intel® Agilex™ F-tile Devices
2. HDMI 2.1 Design Example (Support FRL = 1, Enable Active Video Protocol = None)
3. HDMI 2.1 Design Example with AXI4-stream Interface Enabled (Support FRL =1, Enable Active Video Protocol = AXIS-VVP Full)
4. Document Revision History for the F-Tile HDMI Intel® FPGA IP Design Example User Guide
2.1. Design Features
2.2. Hardware and Software Requirements
2.3. HDMI 2.1 RX-TX Retransmit Design Block Diagram
2.4. Design Parameters
2.5. Design Components
2.6. Design Software Flow
2.7. Clocking Scheme
2.8. Interface Signals
2.9. Hardware Setup
2.10. Simulation Testbench
2.11. Debugging Features
3.7.1. HDMI 2.1 RX-TX Retransmit Design without Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same Clock = ON)
3.7.2. HDMI 2.1 RX-TX Retransmit Design with Video Frame Buffer (Enable Active Video Protocol = AXIS-VVP Full, Video In and Out Use the Same = OFF)
3.7.3. Clock Details
Visible to Intel only — GUID: ytu1637754846859
Ixiasoft
2.5.1.1.1. FRL and TMDS
In FRL and TMDS modes, HDMI TX core is running at 80 bits width. Since the TX PHY is configured to 64 bits width, you require an 80 bits to 128 bits converter and a mixed-width DCFIFO with 128 bits input and 64 bits output. In addition, in order to meet the inter-lane skew requirement, FRL data is oversampled twice. The TX PHY adapter comes with an oversample block to handle oversampling.
Figure 14. Block Diagram for the FRL Mode