2.4. eCPRI IP Design Example Interface Signals
Signal | Direction | Description |
---|---|---|
clk_ref | Input | Reference clock for the Ethernet MAC.
|
tod_sync_sampling_clk | Input | For Intel Arria 10 designs, a 250 MHz clock input for TOD subsystem. |
clk100 | Input | Management clock. This clock is used to generate latency_clk for PTP. Drive at 100 MHz. |
mgmt_reset_n | Input | Reset signal for Nios® V system. |
tx_serial | Output | TX serial data. Supports up to 4 channels. |
rx_serial | Input | RX serial data. Supports up to 4 channels. |
iwf_cpri_ehip_ref_clk | Input | E-tile CPRI PHY reference clock input. This clock is only present in Stratix® 10 E-tile and Agilex™ 7 E-tile designs. Drive at 153.6 MHz for 9.8 Gbps CPRI line rate. |
iwf_cpri_pll_refclk0 | Output | CPRI TX PLL reference clock.
|
iwf_cpri_xcvr_cdr_refclk | Output | CPRI receiver CDR reference clock. This clock is only present in Stratix® 10 H-tile designs. Drive at 307.2 MHz for 9.8 Gbps CPRI line rate. |
iwf_cpri_xcvr_txdataout | Output | CPRI transmit serial data. Supports up to 4 channels. |
iwf_cpri_xcvr_rxdatain | Output | CPRI receiver serial data. Supports up to 4 channels. |
cpri_gmii_clk | Input | CPRI GMII 125 MHz input clock. |