Visible to Intel only — GUID: nik1409773782244
Ixiasoft
2.2.2.2.1. Non-Bonded Channel Configurations Using the x1 Clock Network
2.2.2.2.2. Non-Bonded Channel Configurations Using the xN Clock Network
2.2.2.2.3. Bonded Channel Configurations
2.2.2.2.4. Bonded Channel Configurations Using the xN Clock Network
2.2.2.2.5. Bonded Channel Configurations Using the PLL Feedback Compensation Path
3.2.1. User-Coded Reset Controller Signals
3.2.2. Resetting the Transmitter with the User-Coded Reset Controller During Device Power-Up
3.2.3. Resetting the Transmitter with the User-Coded Reset Controller During Device Operation
3.2.4. Resetting the Receiver with the User-Coded Reset Controller During Device Power-Up Configuration
3.2.5. Resetting the Receiver with the User-Coded Reset Controller During Device Operation
4.1. Protocols and Transceiver PHY IP Support
4.2. 10GBASE-R and 10GBASE-KR
4.3. Interlaken
4.4. PCI Express (PCIe)—Gen1, Gen2, and Gen3
4.5. XAUI
4.6. CPRI and OBSAI—Deterministic Latency Protocols
4.7. Transceiver Configurations
4.8. Native PHY IP Configuration
4.9. Stratix V GT Device Configurations
4.10. Document Revision History
4.2.1. 10GBASE-R and 10GBASE-KR Transceiver Datapath Configuration
4.2.2. 10GBASE-R and 10GBASE-KR Supported Features
4.2.3. 1000BASE-X and 1000BASE-KX Transceiver Datapath
4.2.4. 1000BASE-X and 1000BASE-KX Supported Features
4.2.5. Synchronization State Machine Parameters in 1000BASE-X and 1000BASE-KX Configurations
4.2.6. Transceiver Clocking in 10GBASE-R, 10GBASE-KR, 1000BASE-X, and 1000BASE-KX Configurations
4.4.1. Transceiver Datapath Configuration
4.4.2. Supported Features for PCIe Configurations
4.4.3. Supported Features for PCIe Gen3
4.4.4. Transceiver Clocking and Channel Placement Guidelines
4.4.5. Advanced Channel Placement Guidelines for PIPE Configurations
4.4.6. Transceiver Clocking for PCIe Gen3
6.1. Dynamic Reconfiguration Features
6.2. Offset Cancellation
6.3. PMA Analog Controls Reconfiguration
6.4. On-Chip Signal Quality Monitoring (Eye Viewer)
6.5. Decision Feedback Equalization
6.6. Adaptive Equalization
6.7. Dynamic Reconfiguration of Loopback Modes
6.8. Transceiver PLL Reconfiguration
6.9. Transceiver Channel Reconfiguration
6.10. Transceiver Interface Reconfiguration
6.11. Document Revision History
Visible to Intel only — GUID: nik1409773782244
Ixiasoft
1.1.2.2. GS/GT/GX Device Variants and Packages
Device Variant | PCIe Hard IP Blocks | # of Transceivers | Package | Side of Device with Transceivers |
---|---|---|---|---|
5SGSD3 | 1 | 12 | EH29 | Left |
1 | 24 | HF35 | Left and Right | |
5SGSD4 | 1 | 12 | EH29 | Left |
1 | 24 | HF35 | Left and Right | |
1 | 36 | KF40 | ||
5SGSD5 | 1 | 24 | HF35 | |
1 | 36 | KF40 | ||
5SGSD6 | 1 or 2 | 36 | KF40 | |
1 or 4 | 48 | NF45 | ||
5SGSD8 | 1 or 2 | 36 | KF40 | |
1 or 4 | 48 | NF45 | ||
5SGTC5 | 1 | 36 | KF40 | |
5SGTC7 | ||||
5SGXA3 | 1 | 12 | EH29 | Left |
1 or 2 | 24 | HF35 | Left and Right | |
36 | KF35 | |||
KF40 | ||||
5SGXA4 | 1 or 2 | 24 | HF35 | |
36 | KF35 | |||
KF40 | ||||
5SGXA5 | 1 or 2 | 24 | HF35 | |
36 | KF35 | |||
KF40 | ||||
1 or 4 | 48 | NF40 | ||
NF45 | ||||
5SGXA7 | 1 or 2 | 24 | HF35 | |
36 | KF35 | |||
KF40 | ||||
1 or 4 | 48 | NF40 | ||
NF45 | ||||
5SGXA9 | 1 or 2 | 36 | KH40 | |
1 or 4 | 48 | NF45 | ||
5SGXAB | 1 or 2 | 36 | KF40 | |
1 or 4 | 48 | NF45 | ||
5SGXB5 | 1 or 4 | 66 | RF40 | |
RF43 | ||||
5SGXB6 | 1 or 4 | 66 | RF40 | |
RF43 | ||||
5SGXB9 | 1 or 4 | 66 | RH43 | |
5SGXBB | 1 or 4 | 66 | RH43 |
PCIe Hard IP Variants
- 1 PCIe Hard IP variant has a Hard IP block located across GX banks L0 and L1
- 2 PCIe Hard IP variant has Hard IP blocks located across GX banks L0 and L1 and GX banks R0 and R1
- 4 PCIe Hard IP variant has Hard IP blocks located across GX banks L0 and L1, GX banks L2 and L3, GX banks R0 and R1 and GX banks R2 and R3