Visible to Intel only — GUID: ssa1576189581556
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 7 FPGAs
7. Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: ssa1576189581556
Ixiasoft
6.1.5.2. Setting Up the Correct MSEL Switch State
Select Active Serial x4 (Fast mode) for CvP operation.
Related Information
6 To support AS fast mode, the VCCIO_SDM of Agilex™ 7 device must be fully ramped-up within 10ms to the recommended operating conditions. The delay between the device exiting POR and the SDM Boot-up is shorter for the fast mode compared to the normal mode. Therefore, AS fast mode is the recommended configuration scheme for CvP because the device can conform to the 120 ms of power stable to PCIe* link active time.
7 The 10 ms delay before beginning configuration is still present in the Agilex™ 7 AGF 019/023/035/040, AGI 019/023/035/040, and AGM 032/039 devices. For information on bypassing the delay, contact Intel Premier Support and quote ID #15015203262.