Visible to Intel only — GUID: jow1576189248903
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 7 FPGAs
7. Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: jow1576189248903
Ixiasoft
6.1.2. Setting up the CvP Parameters in Device and Pin Options
Follow these steps to specify CvP parameters:
- On the Quartus® Prime Assignment menu, select Device, and then click Device and Pin Options.
- Under Category, select Configuration and then enable the following options:
- For Configuration scheme, select Active Serial x4(can use Configuration Device).
- For Configuration pin, click Configuration Pin Options and then turn on USE CONF_DONE output and USE CVP_CONFDONE output, assign CONF_DONE output and CVP_CONFDONE output to the SDM IO pin. Click OK.
Figure 9. CvP Parameters in Configuration Tab
- Under Category, select CvP Settings to specify CvP settings. For Configuration via Protocol, select Initialization and update option. Click OK.
Figure 10. CvP Parameters in CvP Settings Tab
- Click OK.