Visible to Intel only — GUID: whp1630768444911
Ixiasoft
1. Overview
2. CvP Description
3. CvP Topologies
4. Design Considerations
5. CvP Driver and Registers
6. Understanding the Design Steps for CvP Initialization using the Supported PCIe Tile in Agilex™ 7 FPGAs
7. Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide Archives
8. Document Revision History for the Agilex™ 7 Device Configuration via Protocol (CvP) Implementation User Guide
5.3.1. Vendor Specific Capability Header Register
5.3.2. Vendor Specific Header Register
5.3.3. Intel® Marker Register
5.3.4. User Configurable Device/Board ID Register
5.3.5. CvP Status Register
5.3.6. CvP Mode Control Register
5.3.7. CvP Data Registers
5.3.8. CvP Programming Control Register
5.3.9. CvP Credit Register
Visible to Intel only — GUID: whp1630768444911
Ixiasoft
6.2.3.2. Defining a Logic Lock Region
You can reserve the core resources in an updated revision for the reserved core partition by defining a fixed size and location, core-only, and reserved logic lock region. The updated revision uses this area for core development, and the area can contain only the core logic. Ensure the reserved placement region size is large enough to contain all core logic in the updated revision.
Follow these steps to define a logic lock region for core base revision:
- In the Project Navigator window, right-click the design instance and click Logic Lock Region > Create New Logic Lock Region. The new region appears in the Logic Lock Regions window. You can also verify the region by right-click the design instance and click Locate Node > Locate in Chip Planner.
Figure 17. Creating Logic Lock Region from Project Navigator
- Click Assignments > Logic Lock Regions Window, to display the Logic Lock Regions window.
- Specify Width, Height, and the placement region co-ordinates in the Origin column.
- Enable the Reserved and Core-Only options.
- Select Fixed/Locked in the Size/State column.
- Double-click the Routing Region cell. The Logic Lock Routing Region Settings dialog box appears.
Figure 18. Logic Lock Region Window - In the Routing Type, specify Fixed with Expansion with Expansion Length of 1.
- Click OK.
- Click File > Save Project.
This settings corresponds to the following assignment in the .qsf file:
set_instance_assignment -name PLACE_REGION "X1 Y1 X20 Y20" -to <partition hierarchical path> set_instance_assignment -name RESERVE_PLACE_REGION ON -to <partition hierarchical path> set_instance_assignment -name CORE_ONLY_PLACE_REGION ON -to <partition hierarchical path> set_instance_assignment -name REGION_NAME led_inst_0 -to <partition hierarchical path> set_instance_assignment -name ROUTE_REGION "X0 Y0 X21 Y21" -to <partition hierarchical path> set_instance_assignment -name RESERVE_ROUTE_REGION OFF -to <partition hierarchical path>