Visible to Intel only — GUID: cru1424649570325
Ixiasoft
Visible to Intel only — GUID: cru1424649570325
Ixiasoft
26.3.5.1. Configuring Multiplexing at System Generation
There are 48 HPS peripheral pins that are shared with the FPGA core. They are divided into four quadrants of 12 signals per quadrant. Each quadrant can be configured with Platform Designer to be assigned to the HPS or the FPGA fabric.
The select for this multiplexer is in the I/O configuration shift registers (IOCSRs) which are configured by the Intel® Quartus® Prime I/O programming file.
When you configure the HPS component, Platform Designer determines the correct register settings, and creates a device tree for the boot loader. When the system boots up, the boot loader configures the registers before configuring the I/O chain.